www.ijera.com

Vol. 1, Issue 4, pp.2040-2045

# **Design of Low Power SRAM in 45 nm CMOS Technology**

K.Dhanumjaya

Research Scholar, JNTU Anantapur, AP, India. 09493919198 **Dr.MN.Giri Prasad** Professor, JNTUCE, Anantapur, AP, India Dr.K.Padmaraju

Professor, JNTUCE, Kakinada, AP, India. Dr.M.Raja Reddy Asst vise-President, ReNew Power pvt ltd,, Mumbai, India

Abstract— SRAM is designed to provide an interface with CPU and to replace DRAMs in systems that require very low power consumption. Low power SRAM design is crucial since it takes a large fraction of total power and die area in high performance processors. A SRAM cell must meet the requirements for the operation in submicron/nano ranges. The scaling of CMOS technology has significant impacts on SRAM cell - random fluctuation of electrical characteristics and substantial leakage current. The random fluctuation of electrical property causes the SRAM cell to have huge mismatch in transistor threshold voltage. Consequently, the static noise margin (Read Margin) and the write margin are degraded dramatically. The SRAM cell tends to be unstable and the low power supply operation becomes hard to achieve. A 6T SRAM cell at 45 nm feature size in CMOS is proposed to accomplish low power memory operation. Initially, this paper presents design of 6T SRAM cell considering low power consumption. The paper presents the design of SRAM array involving the decoders, sense amplifiers, transmission gates using Cadence tools.

Keywords: SRAM, Cadence, Virtuoso, Noise Margin, 45 nm technology

### I. INTRODUCTION

For nearly 40 years CMOS devices have been scaled down in order to achieve higher speed, performance and lower power consumption. Technology scaling results in a significant increase in leakage current of CMOS devices. Static Random Access Memory (SRAM) continues to be one of the most fundamental and vitally important memory technologies today.

Because they are fast, robust, and easily manufactured in standard logic processes, they are nearly universally found on the same die with microcontrollers and microprocessors. Due to their higher speed SRAM

based Cache memories and System-on-chips are commonly used. Due to device scaling there are several design challenges for nanometer SRAM design. As the integration density of transistors increases, power consumption has become a major concern in today's processors and SoC designs. Considerable attention has been paid to the design of low power and highperformance SRAMs as they are critical components in both handheld devices and high performance processors. Different design remedies can be undertaken; a decrease in supply voltage reduces quadratically the dynamic power and reduces leakage power linearly to the first order. A six transistors (6T) SRAM cell configuration is proposed in this paper which will be a solution to the encountered problems in deep submicron and nano scale. Compared with the 8T and 10T SRAM cells, the 6T SRAM cell offers significant advantages in terms of power consumption.

The objective of this paper is to investigate the transistor sizing of the 6T SRAM cell for optimum power and delay. A bitline balancing scheme and transmission gate scheme are proposed for high performance operation of SRAM cell. Cadence simulation results confirm that the proposed scheme achieves nearly 40% of power savings compared to other designs.

# II. OPTIMAL SIZING FOR 6T SRAM CELL

### A. Sizing of 6T SRAM cell

The SRAM cell should be sized as small as possible to achieve high density in memory design. However, issues related to robustness impose a sizing constraint to the conventional SRAM design. Fig. 1 shows the conventional 6T SRAM cell configuration. The transistor ratio between M3 and M6 must be greater than 1.2 to keep a proper noise margin during the read operation. The proposed 6T SRAM cell uses 1v for its operation when compared to 1.8V used by conventional

# Vol. 1, Issue 4, pp.2040-2045

180 nm SRAM cell. In this paper, we propose transistor of size 45nm whose voltage of operation is less than 1V. As the supply voltage used for operation is low, the power consumption is scaled down by maximum extent.

Moreover, significant improvements in delay and power can be achieved by partitioning the cell array into smaller sub arrays, rather than having a single monolithic array.

Each bit in SRAM is stored on four transistors that form two cross coupled inverters. This storage cell has two stable states which are used to denote 0 and 1. Two additional transistors serve as the access transistors to control the storage cell during the read and write operations. Generally, fewer transistors needed per cell, the smaller each cell can be. Since the cost of processing silicon wafer is relatively fixed, using smaller cells reduces the cost per bit of memory.

Access to the cell is enabled by the word line (WL in figure) which controls the two access transistors M5 and M6 which, in turn, control whether the cell should be connected to the bit lines: BL and BL bar. They are used to transfer data for both read and write operations. Although it is not strictly necessary to have two bit lines, both the signal and its inverse are typically provided in order to improve noise margins. During read accesses, the bit lines are actively driven high and low by the inverters in the SRAM cell.



Fig 1: 6T SRAM cell

#### B. SRAM Operation

An SRAM cell has three different states it can be in: standby where the circuit is idle, reading when the data has been requested and writing when updating the contents. The SRAM to operate in read mode and write mode should have "readability" and "write stability" respectively. The three different states work as follows:

- **Standby:** If the word line is not asserted, the access transistors M5 and M6 disconnect the cell from the bit lines. The two cross coupled inverters formed by M1 M4 will continue to reinforce each other as long as they are connected to the supply.
- **Reading:** Assume that the content of the memory is a 1, stored at Q. The read operation is done by using the sense amplifiers that pull the data and produce the output. The row decoders and column decoders are used to select the appropriate cell or cells from which the data is to be read and are given to the sense amplifiers through transmission gate.
- Writing: The start of a write cycle begins by applying the value to be written to the bit lines. If we wish to write a 0, we would apply a 0 to the bit lines, i.e. setting BL bar to 1 and BL to 0. A 1 is written by inverting the values of the bit lines. WL is then asserted and the value that is to be stored is latched in. Note that the reason this works is that the bit line input-drivers are designed to be much stronger than the relatively weak transistors in the cell itself, so that they can easily override the previous state of the cross-coupled inverters.

#### **III. DESIGN FLOW**

Cadence design Systems is electronic design automation software and engineering Services Company that offers various types of design and verification tasks that include:

- Virtuoso Platform Tools for designing fullcustom integrated circuits, includes schematic entry, behavioral modeling (Verilog-AMS), circuit simulation, full custom layout, physical verification, extraction and back-annotation. Used mainly for analog, mixed-signal, RF, and standard-cell designs.
- Encounter Platform Tools for creation of digital integrated circuits. This includes floor planning, synthesis, test, and place and route. Typically a digital design starts from Verilog netlists.

www.ijera.com

# Vol. 1, Issue 4, pp.2040-2045

• Incisive Platform - Tools for simulation and functional verification of RTL including Verilog, VHDL and System C based models. Includes formal verification, formal equivalence checking, hardware acceleration, and emulation.

The proposed work is done in Virtuoso platform using gpdk45 nm technology. The flow of design is as shown below.



#### Fig 2: Design Flow

A single bit storage SRAM cell is designed first, symbol is created for it and then an array is designed using the SRAM symbol. Other requirements of the design are decoders, sense amplifiers, and transmission gates.

#### A. SRAM cell Design

Single bit storage cell is designed using the nmos and pmos transistors picked from the libraries. The



Fig 3: Schematic of SRAM cell

#### **B.** Decoder Design

The decoder design depends on the size of the SRAM array that we are going to design. For our simulation, we have used 6to64 decoder. Using this, we can also design larger array in the form of banks. The schematic and symbol are as shown below.



Fig 4: 6 to 64 decoder

### 2042 | Page

www.ijera.com

## Vol. 1, Issue 4, pp.2040-2045

#### C. Sense Amplifier Design

The sense amplifiers have to amplify the data which is present on the bitlines during the read operation. The memory cells are weak due to their small size, and hence cannot the discharge the bitlines fast enough. Also, the bitlines continue to slew till a large differential voltage is formed between them. This causes significant power dissipation since the bitlines have large capacitances. Hence, by limiting the word line pulse width we can control the amount of charge pulled down by the bitlines and hence limit power dissipation. It consists of two cross coupled gain stages which are enabled by the sense clock signal. The cross coupled stage ensures a full amplification of the input signal. This type of amplifier consumes least amount of power, however they can potentially be slower since some timing margin is needed for the generation of the sense clock signal. If the sense amplifiers enabled before sufficient differential voltage is formed, it could lead to a wrong output. Thus, the timing of the sense clock signal needs to be such that the sense amplifier can operate over various process corners and temperature ranges. The schematic and symbol are as shown below.



Fig 5: Schematic of sense amplifier

## D. Transmission Gate Design

Transmission gate is used to improve the noise margin. The data, whether from bit or bit bar is given to transmission gate that consists of cascaded nmos and pmos transistors. The input for pmos is 0V, and input for nmos is 1V when the data is to be read from SRAM. The



Fig 6: Schematic of Transmission gate

#### IV. DESIGN OF SRAM ARRAY

The row decoder and column decoder are used to select the particular cell onto which the data is to be written or from which the data is to be read. In our simulation, we designed 64X64 array. The schematic of the SRAM array is as shown below.



Fig 7: Schematic of SRAM array

## **V. SIMULATION RESULTS**

Cadence simulation of transient analysis and DC analysis gave good results. The results are shown in the timing diagram. The noise margins are very good and the

www.ijera.com

Vol. 1, Issue 4, pp.2040-2045



Fig 8: Timing Diagram





### **VI. CONCLUSION**

This paper presents the design of SRAM array in 45 nm having very low power consumption. The low power design of SRAM is investigated and 6T SRAM architecture is chosen for memory bitcell and an array is designed with that bitcell. Transient and parametric analyses were carried out in the simulation process and the power consumption is estimated. As stated earlier, the power consumption can further be reduced by partitioning the array and by using DWL scheme.

### REFERENCES

- Paridhi Athe, S. Das Guptha, "A comparative study of 6T, 8T and 9T decanano SRAM cell", 2009 IEEE Symposium on Industrial Electronics and Applications, Kaulalampur, Malaysia.
- Jan M. Rabaey, Anantha Chandrakasan and Borivoje Nikolic, "Digital Integrated Circuits", ISBN 81-7808-991-2, Pearson Education, 2003.
- Kenneth W. Mai, Toshihiko Mori, Bharadwaj S. Amrutur, Ron Ho, Bennett Wilburn, Mark A. Horowitz,

www.ijera.com

# Vol. 1, Issue 4, pp.2040-2045

Isao Fukushi, Tetsuo Izawa, and Shin Mitarai, "Low-Power SRAM Design Using Half-Swing Pulse-Mode Techniques", IEEE Journal Of Solid-State Circuits, vol. 33, pp. 1659-1671, no. 11, November 1998.

- Hiroyuki Yamuauchi," A Discussion on SRAM circuit Design trend in deeper nanometer scale technologies", IEEE transactions on VLSI systems, vol 18, No. 5, may 2010
- Bharadwaj S. Amrutur and Mark A. Horowitz, "Fast Low-Power Decoders for RAMs", IEEE Journal of Solid-State Circuits, vol. 36, pp. 1506-1515, no. 10, October 2001
- Scott Doyle, Shankamarayanan Ramdswamy, Tri Hoang, Leonard Rockett, Tim Grembowski, and Adam Bumgamer, "High Performance Radiation Hardened

Static Random Access Memory (SRAM) Design for Space Applications", IEEE Aerospace Conference Proceedings, vol. 4, pp. 2284 – 2293, no. 10, March 2004.

- Chandrakasan, W.J. Bowhill, F. Fox," Design of high performance Microprocessor circuits", IEEE press, 2010
- G. Wann et al., "SRAM cell design for stability methodology", in proc. IEEE VLSI-TSA, pp.21-22, April 2005
- K. Sasaki, "A 7-ns 140-mW 1-Mb CMOS SRAM with current sense amplifier", IEEE Journal of Solid State Circuits, vol. 27, pp. 1511-1517, no. 11, November 1992.